# COMe-8X92 Computer-On-Module Express #### Copyright Copyright © 2012-2013 VIA Technologies Incorporated. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Technologies, incorporated. #### Trademarks All trademarks are the property of their respective holders. #### Disclaimer No license is granted, implied or otherwise, under any patent or patent rights of VIA Technologies. VIA Technologies makes no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided in this document is believed to be accurate and reliable as of the publication date of this document. However, VIA Technologies assumes no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change. VIA Technologies, Inc. reserves the right the make changes to the products described in this manual at any time without prior notice. #### Regulatory Compliance #### FCC-A Radio Frequency Interference Statement This equipment has been tested and found to comply with the limits for a class A digital device, pursuant to part 15 of the FCC rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference, in which case the user will be required to correct the interference at his personal expense. #### Notice 1 The changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment. #### Notice 2 Shielded interface cables and A.C. power cord, if any, must be used in order to comply with the emission limits. from overheating #### Battery Recycling and Disposal Only use the appropriate battery specified for this product. Do not re-use, recharge, or reheat an old battery. $\square$ Do not attempt to force open the battery. ☐ Do not discard used batteries with regular trash. Discard used batteries according to local regulations. Safety Precautions Always read the safety instructions carefully. ☐ Keep this User's Manual for future reference. ☐ All cautions and warnings on the equipment should be noted. ☐ Keep this equipment away from humidity. ☐ Lay this equipment on a reliable flat surface before setting it up. ☐ Make sure the voltage of the power source and adjust properly 110/220V before connecting the equipment to the power inlet. $\square$ Place the power cord in such a way that people cannot step on it. Always unplug the power cord before inserting any add-on card or module. ☐ If any of the following situations arises, get the equipment checked by authorized service personnel: • The power cord or plug is damaged. Liquid has penetrated into the equipment. • The equipment has been exposed to moisture. • The equipment has not worked well or you cannot get it work according to User's Manual. • The equipment has dropped and damaged. The equipment has obvious sign of breakage. Do not leave this equipment in an environment unconditioned or in a storage temperature above 60°C (140°F). The equipment may be damaged. Do not leave this equipment in direct sunlight. Never pour any liquid into the opening. Liquid can cause damage or electrical shock. Do not place anything over the power cord. Do not cover the ventilation holes. The openings on the enclosure protect the equipment ### **Box Contents** | CO | COMe-8X92 | | | | |----|------------------------------------------------------|--|--|--| | | 1 X COMe-8X92 COM Express Module Board | | | | | | 1 x Screw Bag | | | | | | 1 x Heatsink or Heatspreader (optional) | | | | | СО | Me-8X92 Starter Kit | | | | | | 1 x COMe-8X92 COM Express Module Board with Heatsink | | | | | | 1 x COMEDB2 COM Express Carrier Board | | | | | | 1 x SATA Cable | | | | | | 1 x Dual-Port USB 2.0 Cable | | | | | | 1 x COM Cable | | | | | | 1 x LPT Cable | | | | | | 1 x Quick Guide | | | | | | 1 x LVDS Cable (optional) | | | | | | 1 x Inverter Cable (optional) | | | | | | 1 v 12 1" LCM (optional) | | | | ### **Table of Contents** | 1. | Produ | uct Overview | | |----|--------|----------------------------------------------------|----------------| | | 1.1. | Key Components | 1 | | | 1.1.1. | . VIA Nano X2 Processor | 1 | | | 1.1.2. | . VIA VX900 System Chipset | 1 | | | 1.2. | Product Specifications | 2 | | | 1.3. | Layout Diagram | 4 | | 2. | Hardy | ware Installation | 5 | | | 2.1. | CPU | 5 | | | 2.1.1. | . CPU Fan Connector: CPUFAN | 6 | | | 2.2. | Memory Module Installation | 7 | | | 2.2.1. | . Memory Socket: SODIMM | 7 | | | 2.2.2. | Installing the Memory | 8 | | | 2.2.3. | . Removing a Memory Module | 9 | | | 2.3. | Installing Heatsink with fan/Heatspreader on COMe- | 8X92 Module 10 | | | 2.4. | Mounting COMe-8X92 Module to Reference Carrie | er Board | | | | (COMEDB2) | 11 | | 3 | BIOS | Setup Utility | 17 | | • | 3.1. | Entering the BIOS Setup Utility | | | | 3.2. | Control Keys | | | | 3.3. | Navigating the BIOS Menus | | | | 3.4. | Getting Help | | | | 3.5. | System Overview | | | | 3.5.1. | | | | | 3.5.2. | | | | | 3.5.3. | | | | | 3.5.4. | · | | | | 3.5.5. | · | | | | 3.6. | Advanced Settings | | | | 3.6.1. | . CPU Configuration | 22 | | | 3.6.2. | . IDE Configuration | 23 | | | 3. | 8.6.2.1. Hard Disk Information | | | | 3. | 6.6.2.2. Channel Operating Mode | | | | 3.6.3. | · · · · · · · · · · · · · · · · · · · | | | | | 6.6.3.1. Serial Ports 1 to 2 | | | | 3. | 3.6.3.2. Parallel Port Address | 24 | | | | 6.6.3.3. Parallel Port Mode | | | | | 3.6.3. | 4. | Parallel Port IRQ | 24 | |------------|-----------|--------|------|------------------------------------|----| | | 3.6.4 | 4. | Hard | ware Health Configuration | 25 | | | 3.6.5 | 5. | | Configuration | | | | | 3.6.5. | 1. | Suspend Mode | 26 | | | | 3.6.5. | 2. | ACPI Version Features | 26 | | | | 3.6.5. | 3. | ACPI APIC Support | 27 | | | 3.6.6 | 6. | APM | Configuration | 28 | | | | 3.6.6. | | Power Button Mode | 28 | | | | 3.6.6. | 2. | Restore on AC/Power Loss | | | | | 3.6.6. | | Wake-Up Key | | | | | 3.6.6. | 4. | Wake-Up Password | | | | | 3.6.6. | 5. | Resume on Software RTC Alarm | | | | | 3.6.6. | | Resume on RTC Alarm | | | | | 3.6.6. | | RTC Alarm Date (Days) | | | | | 3.6.6. | | System Time | | | | 3.6. | | | ad Spectrum Configuration | | | | | 3.6.7. | | Spread Spectrum Setting | | | | 3.6.8 | _ | | Configuration | | | | | 3.6.8. | | OnChip UHCI Device | | | | | 3.6.8. | | OnChip EHCI Device | | | | | 3.6.8. | | Legacy USB Support | | | | | 3.6.8. | | USB 2.0 Controller Mode | | | | 3.6.9 | | | Configuration | | | | | 3.6.9. | | VIA USB Wireless LAN Control | | | 3. | 7. | | | ed PCI/PnP Settings | | | | 3.7. | | | NVRAM | | | | 3.7.2 | | | & Play O/S | | | | 3.7.3 | | | atency Timer | | | | 3.7.4 | | | cate IRQ to PCI VGA | | | | 3.7. | | | te Snooping | | | | 3.7.6 | | | DE BusMaster | | | | 3.7. | | | pard PCI/ISA IDE Card | | | | 3.7.8 | _ | | ~15 | | | | 3.7.9 | | | Channel 0~7 | | | | 3.7. | | | ved Memory Size | | | | 3.7. | | | lug Reserve I/O Port Size | | | | 3.7. | | | lug Reserve Memory Size | | | 2 | 3.7. | | | lug Reserve PFMemory Size | | | <b>5</b> . | 8.<br>20. | | | ttings | | | | 3.8. | | | Settings Configuration Ouick Boot | | | | | J.Ö.1. | 1. | Ouick bool | 30 | | 3.8.1.2. | Quiet Boot | 38 | |---------------|-----------------------------------|----| | 3.8.1.3. | AddOn ROM Display Mode | 38 | | 3.8.1.4. | Bootup Num-Lock | 38 | | 3.8.1.5. | Wait for 'F1' if Error | 39 | | 3.8.1.6. | Hit 'DEL' Message Display | 39 | | 3.8.1.7. | Interrupt 19 Capture | 39 | | 3.9. Securit | y Settings | | | | nge Supervisor Password | | | 3.9.2. Pass | word Check | 41 | | 3.10. Advance | ced Chipset Settings | 42 | | 3.10.1. Nort | th Bridge VIA VX900 Configuration | 43 | | 3.10.1.1. | NB HDAudio Codec 1 | 43 | | 3.10.1.2. | DVP/VCP | | | 3.10.1.3. | DRAM Clock/Timing Configuration | 44 | | 3.10.1.4. | OnChip VGA Configuration | | | 3.10.1.5. | PCIE-NB Configuration | 47 | | 3.10.2. Sout | th Bridge VIA VX900 Configuration | 49 | | 3.10.2.1. | SATA Gen2 Support | 49 | | 3.10.2.2. | OnChip HDAC Device | 49 | | 3.10.2.3. | Serial ATA Controller | 49 | | 3.10.2.4. | OnChip UART Mode | 49 | | 3.10.2.5. | SDIO Host Controller | 49 | | 3.10.2.6. | HPET Support | | | 3.10.2.7. | WATCHDOG Timer Enable | 50 | | 3.10.2.8. | SDIO/GPIO Switch | 50 | | | otions | | | 3.11.1. Save | Changes and Exit | 51 | | | ard Changes and Exit | | | | Changes | | | 3.11.4. Load | d Optimal Defaults | 51 | | | | | | | tion | | | | oft Driver Support | | | 4.2. Linux D | Priver Support | 53 | | nnendiy A COM | IEDB2 Carrier Board Reference | 55 | | | ifications | | | | Connectors | | | | O | | | | D | | | | Lavout Diagram | | | | | | | 58 | |----| | 59 | | 60 | | 65 | | 66 | | | ### COMe-8X92 User Manual ### List of Tables | Table 1: | : CPU fan connector pinout | 6 | |----------|-------------------------------------------------------------------|----| | | : Serial port addresses and IRQs | | | | : Layout diagram description table of the COMEDB2 pin headers and | | | | connectors | 60 | | Table 4: | : Layout diagram description table of the COMEDB2 jumpers | 65 | ### List of Figures | Figure 1: Layout diagram of the COMe-8X92 mainboard (top view) | | |-----------------------------------------------------------------------------|------| | Figure 2: Layout diagram of the COMe-8X92 mainboard (bottom view) | 4 | | Figure 3: CPU with heatsink and fan | 5 | | Figure 4: CPU with heatspreader | 5 | | Figure 5: CPU fan connector | 6 | | | 7 | | S , | 8 | | Figure 8: Locking the memory module | | | Figure 9: Disengaging the SODIMM locking clips | | | Figure 10: Removing the memory module | | | Figure 11: Heatsink/Heatspreader mounting points | | | Figure 12: Align heatsink on module | | | | . 10 | | 9, | . 11 | | · · | . 12 | | Figure 16: Align COMe-8X92 (with heatsink) and carrier board mount points . | . 13 | | Figure 17: Align COMe-8X92 (with heatspreader) and carrier board mount | | | points | | | Figure 18: Securing COMe-8X92 (with heatsink) Module | . 15 | | Figure 19: Securing COMe-8X92 (with heatspreader) Module | . 16 | | Figure 20: Illustration of the Main menu screen | | | Figure 21: Illustration of the Advanced Settings screen | | | Figure 22: Illustration of the CPU Configuration screen | . 22 | | Figure 23: Illustration of IDE Configuration screen | | | Figure 24: Illustration of Primary IDE Master screen | . 23 | | Figure 25: Illustration of SuperIO Configuration screen | . 24 | | Figure 26: Illustration of Hardware Health Configuration screen | . 25 | | Figure 27: Illustration of ACPI Configuration screen | . 26 | | Figure 28: Illustration of APM Configuration screen | . 28 | | Figure 29: Illustration of Spread Spectrum Configuration screen | | | Figure 30: Illustration of USB Configuration screen | . 32 | | Figure 31: Illustration of CRB Configuration screen | | | Figure 32: Illustration of Advanced PCI/PnP Settings screen | | | Figure 33: Illustration of Boot Settings screen | . 37 | | Figure 34: Illustration of Boot Settings Configuration screen | . 38 | | Figure 35: Illustration of Security Settings screen | . 40 | | Figure 36: Illustration of Advanced Chipset Settings screen | . 42 | | Figure 37: Illustration of North Bridge VIA VX900 Configuration screen | . 43 | | Figure 38: Illustration of DRAM Frequency/Timing Configuration screen | . 44 | | Figure 39 | 9: Illustration of OnChip VGA Configuration screen | 45 | |-----------|----------------------------------------------------------------|----| | Figure 40 | ): Illustration of PCIE-NB Configuration screen | 47 | | Figure 4: | 1: Illustration of South Bridge VIA VX900 Configuration screen | 49 | | Figure 42 | 2: Illustration of Exit Options screen | 51 | | Figure 43 | 3: Front I/O port | 57 | | Figure 44 | 4: Rear I/O ports and connectors | 57 | | Figure 45 | 5: COMEDB2 slots and connectors layout | 58 | | Figure 46 | 6: COMEDB2 pin headers and connectors | 59 | | Figure 47 | 7: COMEDB2 jumpers | 65 | | | | | ### 1. Product Overview The VIA COMe-8X92 is a compact and highly integrated Type 6 COM Express Module. It comes with an integrated VIA Nano X2 1.2+ GHz NanoBGA2 (or VIA QuadCore 1.0+ GHz NanoBGA2) processor, boasting of ultra-low power consumption, cool and quiet operation, and enhanced multi-tasking ability. The COMe-8X92 is based on the VIA VX900 all-in-one single chipset featuring the Integrated Chrome9™ HD DX9 2D/3D graphics processor and unified video decoding accelerator for rich digital media performance. It provides support for extensive connectivity options, including audio, USB, Ethernet, and graphics, through board-to-board connectors to an I/O carrier board. ### 1.1. Key Components #### 1.1.1. VIA Nano X2 Processor The VIA Nano<sup>M</sup> X2 is a dual-core processor and 64-bit superscalar processor in x86 platform using a 40 nanometer process technology. It delivers an energy-efficient, powerful performance, with cool and quiet operation all within an ultra compact NanoBGA2 package measuring 21mm x 21mm. VIA Nano X2 processor offers an excellent performance on multitasking application that makes it perfect for embedded system applications such as industrial PCs, test machines, measuring equipment, digital signage, medical PCs, monitoring systems, gaming machines, in-vehicle entertainment, and etc. The VIA Nano X2 processor also boasts of immersive multimedia performance, connectivity and computing applications ### 1.1.2. VIA VX900 System Chipset The VIA VX900 Unified Digital Media Chipset is designed to enable high quality digital video streaming and DVD playback in a new generation of fanless, small form factor PCs and IA devices. The VIA VX900 features VIA Chrome9™ HD DX9 2D/3D video processor with MPEG-2, WMV9/VC1, and H.264 video decoding acceleration, DDR3 1066/800 MHz support, motion compensation and dual display support to ensure a rich overall entertainment experience. The VIA VX900 is packed in single chip package measuring 33mm x 33mm ### 1.2. Product Specifications #### Core Processor - VIA Nano X2 1.2+GHz NanoBGA2 processor - VIA Nano QuadCore 1.0+ GHz NanoBGA2 processor (optional) #### Chipse o VIA VX900 all-in-one system processor #### System Memory - o 1 x DDR3 1066 SODIMM horizontal type socket - Supports up to 4GB memory size #### **On-board BIOS** - o AMI BIOS. - 4/8Mbit SPI flash memory #### **Operating System** - o Windows 7 - o Windows Embedded System 7 - Windows CE6.0 - Linux - o ONX Neutrino - VXWorks 6.9 #### Hardware Monitoring - o CPU temperature reading - o CPU fan speed reading - System voltage monitoring #### WatchDog Timer o Software Programmable #### **Expansion Bus** - o 1 x PCle Gen2 x4 - o 1 x PCle Gen2 x1 #### Video VGA Integrated VIA Chrome9™ HD DX9 2D/3D graphics processor and unified video decoding accelerator #### **CRT Interface** o 1 x Analog VGA port supports up to 2560x1600 resolution #### LVDS Interface 1 x LVDS channel supports single-channel 18-bit or 24-bit LVDS panel #### HDMI® Interface 1 x HDMI<sup>®</sup> port #### DisplayPort Interface o 1 x DisplayPort #### **Expansion Buses** - 1 x Digital Video Output port for external HDMI<sup>®</sup>/LVDS/DVI transmitter or TV encoder - 1 x Video Capture port for transport stream input or 8/16-bit CCIR656/601 input Ethernet Chipset o VIA VT6130 Gigabit Ethernet Controller Input/Output Audio Support 1 HD audio digital interface LAN Support 1 LAN port **USB** Support up to 4 USB 3.0 ports (by VLI VL800 controller) o Support up to 4 USB 2.0 ports SATA o Support up to 2 SATA 3.0Gbps ports Serial Support 2 serial ports with TX and RX signal **Expansion Buses** o Support 1 SMBus interface o Support 1 I<sup>2</sup>C bus Support 1 GPIO interface with 4 Ins and 4 OUTs (shared with SDIO) o Support 1 LPC bus interface Support SPI Support ExpressCard, speaker out, reset function, thermal protection, suspend/wake signals, power button, power good and fan control signals Mechanical and Environment **COM Express Compliance** o COM Express™ Type 6, Basic Module Dimension o 95 mm x 95 mm Operating Temperature o 0°C up to 50°C Storage Temperature -40°C to 70°C Operating Humidity o 0% to 95% (relative humidity; non-condensing) ### 1.3. Layout Diagram Figure 1: Layout diagram of the COMe-8X92 mainboard (top view) Figure 2: Layout diagram of the COMe-8X92 mainboard (bottom view) ### 2. Hardware Installation ### 2.1. CPU The VIA COMe-8X92 board is designed with the VIA Nano X2 1.2+ GHz processor. Other processor option (e.g., VIA Nano QuadCore 1.0+ GHz processor) is also available as manufacturing options. The VIA Nano X2 processor requires a heatsink with fan/heatspreader (plus user's own thermal solution) to provide sufficient cooling. Figure 3: CPU with heatsink and fan Figure 4: CPU with heatspreader ### 2.1.1. CPU Fan Connector: CPUFAN CPU fan run on +12V and maintains system cooling. Figure 5: CPU fan connector | Pin | Signal | |-----|---------| | 1 | FAN_IN | | 2 | PWM_OUT | | 3 | GND | Table 1: CPU fan connector pinout ### 2.2. Memory Module Installation ### 2.2.1. Memory Socket: SODIMM The VIA COMe-8X92 has one DDR3 SODIMM memory (horizontal type) socket that can accommodate a maximum of 4 GB memory size. The memory socket is labeled as "SODIMM1". The location of the DDR3 memory socket is shown below. Figure 6: DDR3 SODIMM Socket ### 2.2.2. Installing the Memory The SODIMM memory socket is located under the heatsink module. Take off first the heatsink before installing the memory. #### Step 1 Align the notch on the memory module with the notch on the SODIMM socket. Insert the memory module into the socket at 30 degrees angle. Figure 7: Inserting the memory module #### Step 2 Push down until the memory module snaps into place. The memory socket has two locking mechanisms that will click once the memory module has been fully inserted. Figure 8: Locking the memory module ### 2.2.3. Removing a Memory Module #### Step 1 Disengage the locking clasps at both ends of the memory socket. Figure 9: Disengaging the SODIMM locking clips #### Step 2 When the locking clips have cleared, the SODIMM memory module will automatically pop up. Remove the memory module. Figure 10: Removing the memory module ## 2.3. Installing Heatsink with fan/Heatspreader on COMe-8X92 Module #### Step 1 Locate the heatsink/heatspreader mounting holes. Figure 11: Heatsink/Heatspreader mounting points ### Step 2 Align the heatsink/heatspreader over the mounting hole on COMe-8X92. Figure 12: Align heatsink on module Figure 13: Align heatspreader on module # 2.4. Mounting COMe-8X92 Module to Reference Carrier Board (COMEDB2) #### Step 1 First, identify the carrier board mount points (x4) and the connector slots (x2). Figure 14: Carrier board mounting points and connectors Install the hex spacer onto the carrier board. The hex spacer will be placed on top of the board. From the bottom of the board, tighten the hex spacers by using the M2.5 $\times$ 4mm screws. Figure 15: Installing carrier board hex spacers Align the pin connectors of the COMe-8X92 into the connector slots on the carrier board. Also, align mount points of COMe-8X92 into the hex spacers on the carrier board. #### Note: Make sure the thermal pad or thermal paste has been applied on top of the processor and chipset before installing the heatsink/heatspreader. Figure 16: Align COMe-8X92 (with heatsink) and carrier board mount points Figure 17: Align COMe-8X92 (with heatspreader) and carrier board mount points Gently press down the COMe-8X92 module until the pin connectors have been fully inserted into the connector slot. Secure the COMe-8X92 module with the heatsink/heatspreader by screwing and tightening the four screws (10 mm screws). Figure 18: Securing COMe-8X92 (with heatsink) Module Figure 19: Securing COMe-8X92 (with heatspreader) Module Connect the CPU fan connector cable. ### 3. BIOS Setup Utility ### 3.1. Entering the BIOS Setup Utility Power on the computer and press **Delete** during the beginning of the boot sequence to enter the BIOS Setup Utility. If the entry point has passed, restart the system and try again. ### 3.2. Control Keys **Up** Move up one row **Down** Move down one row **Left** Move to the left in the navigation bar **Right** Move to the right in the navigation bar **Enter** Access the highlighted item / Select the item **Esc** Jumps to the Exit screen or returns to the previous screen Page up / +1 Increase the numeric value Page down / -1 Decrease the numeric value **F1** General help<sup>2</sup> **F5** Restore the previous CMOS value F9 Load optimized defaults **F10** Save all the changes and exit #### Notes: 1. Must be pressed using the 10-key pad. 2. The General help contents are only for the Status Page and Option Page setup menus. ### 3.3. Navigating the BIOS Menus The main menu displays all the BIOS setup categories. Use the **<Left>/<Right>** and **<Up>/<Down>** arrow keys to select any item or sub-menu. Descriptions of the selected/highlighted category are displayed at the bottom of the screen. The small triangular arrowhead symbol next to a field indicates that a submenu is available (see figure below). Press **<Enter>** to display the sub-menu. To exit the sub-menu, press **<Esc>**. ### 3.4. Getting Help The BIOS Setup Utility provides a "**General Help**" screen. This screen can be accessed at any time by pressing **F1**. The help screen displays the keys for using and navigating the BIOS Setup Utility. Press **Esc** to exit the help screen. ### 3.5. System Overview The System Overview screen is the default screen that is shown when the BIOS Setup Utility is launched. This screen can be accessed by traversing the navigation bar to the "Main" label. Figure 20: Illustration of the Main menu screen #### **3.5.1. AMIBIOS** The content in this section of the screen shows the current BIOS version, build date, and ID number. ### 3.5.2. Processor This content in this section shows the CPU information that has been detected. ### 3.5.3. System Memory This section shows the amount of available memory that has been detected. ### 3.5.4. System Time This section shows the current system time. Press **Tab** to traverse right and **Shift+Tab** to traverse left through the hour, minute, and second segments. The + and - keys on the number pad can be used to change the values. The time format is [Hour: Minute: Second]. ### 3.5.5. System Date This section shows the current system date. Press **Tab** to traverse right and **Shift+Tab** to traverse left through the month, day, and year segments. The **+** and **-** keys on the number pad can be used to change the values. The weekday name is automatically updated when the date is altered. The date format is [Weekday, Month, Day, Year]. ### 3.6. Advanced Settings The Advanced Settings screen shows a list of categories that can provide access to a sub-screen. Sub-screen links can be identified by the preceding right-facing arrowhead. Figure 21: Illustration of the Advanced Settings screen The Advanced Settings screen contains the following links: - CPU Configuration - IDE Configuration - SuperIO Configuration - Hardware Health Configuration - ACPI Configuration - APM Configuration - Spread Spectrum Configuration - USB Configuration - CRB Configuration ### 3.6.1. CPU Configuration The CPU Configuration screen shows detailed information about the built-in processor. Figure 22: Illustration of the CPU Configuration screen ### 3.6.2. IDE Configuration The IDE Configuration screen shows links to the primary IDE Master and primary IDE Slave hard drive information screens. Figure 23: Illustration of IDE Configuration screen #### 3.6.2.1. Hard Disk Information When a hard drive is detected, the hard drive's detailed information can be displayed on the Primary IDE Master/Slave sub-screen. Figure 24: Illustration of Primary IDE Master screen ### 3.6.2.2. Channel Operating Mode The Channel Operating Mode has two options: Compatibility and Native PCI. ### 3.6.3. SuperIO Configuration The SuperIO Configuration screen shows the specific addresses, IRQs and types of the onboard serial ports. Figure 25: Illustration of SuperIO Configuration screen #### 3.6.3.1. Serial Ports 1 to 2 This option allows the user to select the Serial Port 1 and 2 base I/O address and interrupt request address. The Serial Port 1 to 2 has three selectable options. | Port | Address and IRQs | |------|------------------------------| | 1 | 3F8/IRQ4, 3E8/IRQ4, 2E8/IRQ3 | | 2 | 2F8/IRQ3, 3E8/IRQ4, 2E8/IRQ3 | Table 2: Serial port addresses and IROs #### 3.6.3.2. Parallel Port Address This specifies the I/O port address and IRQ of the parallel port. The parallel port has four options: Disabled, 378, 278 and 3BC #### 3.6.3.3. Parallel Port Mode This specifies the parallel port mode. The parallel port mode has five options: Normal, Bi-Directional, ECP, EPP, EPP+ECP. ### 3.6.3.4. Parallel Port IRQ This specifies the parallel port interrupt request address. The parallel port IRQ has 2 options: IRQ5 and IRQ7. # 3.6.4. Hardware Health Configuration The Hardware Health Configuration screen displays the monitored aspects of the mainboard such as CPU temperature, system temperature, fan speeds, and voltages of the power planes. Figure 26: Illustration of Hardware Health Configuration screen ## 3.6.5. ACPI Configuration ACPI grants the operating system direct control over system power management. The ACPI Configuration screen can be used to set a number of power management related functions. Figure 27: Illustration of ACPI Configuration screen #### 3.6.5.1. Suspend Mode The Suspend Mode field has three selectable options. #### S1(POS) S1/Power On Suspend (POS) is a low power state. In this state, no system context (CPU or chipset) is lost and hardware maintains all system contexts. #### S3(STR) S3/Suspend To RAM (STR) is a power-down state. In this state, power is supplied only to essential components such as main memory and wakeup-capable devices. The system context is saved to main memory, and context is restored from the memory when a "wakeup" event occurs. #### Auto When the Suspend Mode is set to Auto, the operating system will control the power state. ## 3.6.5.2. ACPI Version Features The ACPI Version Features enables the BIOS to support the designated ACPI specification. There are three versions to choose from: ACPI v1.0, ACPI v2.0, and ACPI v3.0. ## 3.6.5.3. ACPI APIC Support The ACPI APIC Supports enables the ACPI support in APIC. The ACPI APIC Supports has two options: Enabled and Disabled. When select "Enabled", the ACPI APIC table pointer includes in the Root System Description Table (RSDT) pointer lists. When select "Disabled", support for this feature will be unavailable. # 3.6.6. APM Configuration APM enables the operating system to co-work with the BIOS to control the system power management. The APM Configuration screen can be used to set a number of power management functions. Figure 28: Illustration of APM Configuration screen #### 3.6.6.1. Power Button Mode The Power Button Mode has three options. #### On/Off When On/Off is selected, pressing the power button will instantly cause the system to power on or off. #### Standby When Standby is selected, the power button must be pressed and held down for 4 seconds before the system will power off. #### Suspend When Suspend is selected, pressing the power button will instantly cause the system to enter suspend mode. #### 3.6.6.2. Restore on AC/Power Loss Restore on AC/Power Loss defines how the system will respond after AC power has been interrupted while the system is on. There are three options. #### Power Off The Power Off option keeps the system in an off state until the power button is pressed again. #### Power On The Power On option restarts the system when the power has returned. #### Last State The Last State option restores the system to its previous state when the power was interrupted. ## 3.6.6.3. Wake-Up Key The Wake-Up Key feature can only be set when **Resume on PS/2 KBC** is set to "S3" or "S3/S4/S5". Otherwise, this feature will be not selectable. This feature has two options. #### Any Key The Any Key option enables any key on the keyboard to trigger the Wake-Up event. #### Specific Key The Specific Key option unlocks the Wake-Up Password feature. #### 3.6.6.4. Wake-Up Password The Wake-Up Password feature can only be set when the **Wake-Up Key** feature is set to "Specific Key". This feature enables the user to specify a key sequence that must be entered in order to wake up the system. The key sequence can consist of up to 6 alphanumeric characters and some special characters. Function keys and modifier keys (such as Ctrl, Alt, Del, etc.) cannot be used. #### 3.6.6.5. Resume on Software RTC Alarm Resume on Software RTC Alarm should only be used if the FliteDeck<sup>® 1</sup> S5 resume function will be used on the system. When Resume on Software RTC Alarm is enabled, **Resume on RTC Alarm** will be disabled. 1. FliteDeck is a system management suite developed by VIA Technologies, Incorporated #### 3.6.6.6. Resume on RTC Alarm Resume on RTC Alarm can only be used if **Resume on Software RTC Alarm** is not enabled. This feature enables the BIOS to automatically power on the system at a scheduled time. When enabled, the **RTC Alarm Date** and **System Time** features will be unlocked. #### 3.6.6.7. RTC Alarm Date (Days) The RTC Alarm Date feature is visible only when **Resume on RTC Alarm** is enabled. This feature enables the user to specify a specific date each month or daily recurrence. Use the + and - keys on the number pad to change the value of the RTC Alarm Date. #### Every Day The Every Day option triggers the RTC Alarm daily. #### 1 - 31 When a specific numeric date is selected, the RTC Alarm will be triggered on that day of the month. #### 3.6.6.8. System Time The System Time option enables the user to specify the time the system should power on for the date that is set in **RTC Alarm Date**. # 3.6.7. Spread Spectrum Configuration The Spread Spectrum Configuration screen enables access to the CPU Spread Spectrum Setting feature. Figure 29: Illustration of Spread Spectrum Configuration screen ## 3.6.7.1. Spread Spectrum Setting The CPU Spread Spectrum Setting feature enables the BIOS to modulate the clock frequencies originating from the mainboard. This feature has two settings: Enabled and 0.1%. ## 3.6.8. USB Configuration The USB Configuration screen shows the number of connected USB devices. Additionally, support for various USB features can be enabled or disabled. Figure 30: Illustration of USB Configuration screen #### 3.6.8.1. OnChip UHCI Device The OnChip UHCI Device feature enables support for USB 1.1 devices. UHCI corresponds with the USB\_1 stack. UCHI2 corresponds with the USB\_2 stack. UCHI3 corresponds with the USB\_3 pin header block. UCHI4 corresponds with the USB\_4 pin header block. #### 3.6.8.2. OnChip EHCl Device The OnChip EHCI Device feature enables support for USB 2.0 devices on USB 1, USB 2, USB 3, and USB 4. #### 3.6.8.3. Legacy USB Support The Legacy USB Support feature has two options: "Enabled" and "Auto". When set to "Enabled", the system enables support for legacy USB devices. When set to "Auto", the system automatically disables legacy support if no USB Devices are connected. #### 3.6.8.4. USB 2.0 Controller Mode Configures the USB 2.0 controller in FullSpeed or HiSpeed. The FullSpeed limit the USB 2.0 controller to transfer data at 12 Mbps. The HiSpeed enables the USB 2.0 controller to transfer data at 480Mbps. The connected USB device must support HiSpeed in order to benefit from this setting. # 3.6.9. CRB Configuration The CRB Configuration screen includes several chipset settings. Figure 31: Illustration of CRB Configuration screen #### 3.6.9.1. VIA USB Wireless LAN Control This feature enables support for USB wireless LAN control: This feature has two options: "Enabled" and "Disabled". # 3.7. Advanced PCI/PnP Settings The Advanced PCI/PnP Settings screen shows the features that relate to PCI bus and Plug and Play devices. Only change these settings if a PCI or Plug and Play device requires it. | BIOS SETUP UTILITY | | | | | | |----------------------------------------|-------------|---------------|--------------|--------------|-------------------| | Main Advanced | PCIPnP | Boot | Security | Chipset | Exit | | Advanced PCI/PnP Settin | gs | | | | Lear NVRAM during | | WARNING : Setting wron<br>may cause sy | | unction. | S | | | | Clear NVRAM | | [No] | | | | | Plug & Play O/S<br>PCI Latency Timer | | [No]<br>[64] | | | | | Allocate IRQ to PCI VGA | | [Yes] | | | | | Palette Snooping | | [Disabled | 1 | | | | PCI IDE BusMaster | | [Enabled] | | | | | OffBoard PCI/ISA IDE Ca | rd | [Auto] | | - - | -→ Select Screen | | IRQ3 | | [Availabl | - | _ <u>↑</u> | | | IRQ4 | | [Availabl | | FI | 1 General Help | | IRQ5 | | [Availabl | | F1 | 10 Save and Exit | | IRQ7 | | [Availabl | | ES | SC Exit | | IRQ9 | | [Availabl | | - 1 | | | IRQ10 | | [Availabl | | | | | IRQ11 | | [Availabl | e] | | | | V02. | 69 (C) Copy | right 1985-20 | 10, American | Megatrends, | , Inc. | Figure 32: Illustration of Advanced PCI/PnP Settings screen #### 3.7.1. Clear NVRAM The Clear NVRAM feature will erase all contents of the non-volatile random access memory when booting up the system. There are two options for this feature: yes and no. # 3.7.2. Plug & Play O/S The Plug & Play O/S feature determines whether the operating system or the BIOS controls the configuration of Plug and Play devices. There are two options for this feature. #### Yes The Yes option forces the BIOS to ignore any resource conflicts and enables the installed operating system to configure Plug and Play devices. #### No The No option gives the BIOS control over handling resource conflicts caused by Plug and Play devices. ## 3.7.3. PCI Latency Timer The PCI Latency Timer feature enables the user to specify the number of PCI bus cycles a connected PCI device can control before handing control of the PCI bus to the next PCI device waiting to use it. Generally, longer cycles increase PCI performance. The available cycles range from 32 to 248 in increments of 32. ## 3.7.4. Allocate IRQ to PCI VGA The Allocate IRQ to PCI VGA feature determines whether graphics cards on the PCI bus can access IRQs. This feature has two options. #### Yes The Yes option enables the BIOS to respond to a request for an IRQ by a connected PCI VGA card. #### No The No option forces the BIOS to ignore all requests for IRQ by a connected PCI VGA card ## 3.7.5. Palette Snooping The Palette Snooping feature should be enabled if video decoder cards are being used in the system. When enabled, video decoder cards can retrieve information about the color palette being used by the system's graphics controller. This feature has two options: "Enabled" and "Disabled". ## 3.7.6. PCI IDE BusMaster The PCI IDE BusMaster feature enables IDE controllers on the PCI bus to directly communicate with IDE hard disks connected to PCI IDE cards. This feature has two options: "Enabled" and "Disabled". #### 3.7.7. OffBoard PCI/ISA IDE Card Some PCI IDE cards may require this to be set to the PCI slot number (PCI Slot $1\sim6$ ) that is holding the card. Auto: Works for most PCI IDE cards. ## 3.7.8. IRQ3~15 The available IRQs range from 3 to 15. However, not all IRQs in the range are available. IRQs 3, 4, 5, 7, 9, 10, 11, 14, and 15 can be set as either "Available" or "Reserved". When set to "Available", any connected PCI or Plug and Play device can use the IRQ. ## 3.7.9. DMA Channel 0~7 The available DMA Channels range from 0 to 7. However, not all DMA Channels in the range are available. DMA Channels 0, 1, 3, 5, 6, and 7 can be set as either "Available" or "Reserved". When set to "Available", any connected PCI or Plug and Play device can use the DMA Channel. ## 3.7.10. Reserved Memory Size The Reserved Memory Size feature enables the user to reserve a portion of the Upper Memory Area for use by legacy devices. The available sizes are 16k, 32k, and 64k. This feature can also be disabled. ## 3.7.11. HotPlug Reserve I/O Port Size The HotPlug Reserve I/P Port Size feature enables the user to set aside a specified portion of the I/O port block for hot-swappable or CardBus devices. The available options range from 4k to 28k in increments of 4k. There is also an "Auto" option for enabling the BIOS to dynamically choose the size to reserve. # 3.7.12. HotPlug Reserve Memory Size The HotPlug Reserve Memory Size feature enables the user to set aside a specified portion of the memory block for hot-swappable or CardBus devices. The available options range from 8MB to 512MB. There is also an "Auto" option for enabling the BIOS to dynamically choose the size to reserve. # 3.7.13. HotPlug Reserve PFMemory Size The HotPlug Reserve PFMemory Size feature enables the user to set aside a specified portion of the pre-fetch memory block for hot-swappable or CardBus devices. The available options range from 32MB to 2048MB. There is also an "Auto" option for enabling the BIOS to dynamically choose the size to reserve. # 3.8. Boot Settings The Boot Settings screen has one link that goes to the **Boot Settings Configuration** screen. Figure 33: Illustration of Boot Settings screen ## 3.8.1. Boot Settings Configuration The Boot Settings Configuration screen has several features that can be run during the system boot sequence. Figure 34: Illustration of Boot Settings Configuration screen #### 3.8.1.1. Quick Boot The Quick Boot feature enables the BIOS to skip certain tests in order to speed up the boot sequence. This feature has two options: "Enabled" and "Disabled". ## 3.8.1.2. Quiet Boot The Quiet Boot feature hides all of the Power-on Self Test (POST) messages during the boot sequence. Instead of the POST messages, the user will see an OEM logo. This feature has two options: enabled and disabled. #### 3.8.1.3. AddOn ROM Display Mode The AddOn ROM Display Mode feature determines whether or not information from option ROMs is displayed during the boot sequence. There are two options for this feature: "Force BIOS" and "Keep Current". The "Force BIOS" option ensures that all information from option ROMs is displayed. ## 3.8.1.4. Bootup Num-Lock The Bootup Num-Lock feature determines how the 10-key pad will behave. When the feature is enabled, the 10-key pad will behave as a number pad. When the feature is disabled, the 10-key pad will behave as cursor navigation keys. #### 3.8.1.5. Wait for 'F1' if Error This feature determines how the system will respond if an error is detected during the boot sequence. If this feature is enabled, the BIOS will pause booting and wait for the user to press F1 to enter the BIOS setup menu. This feature has two options: enabled and disabled. #### 3.8.1.6. Hit 'DEL' Message Display This feature determines if the BIOS will display a POST message that informs the user how to access the BIOS Setup Utility. This feature has two options: enabled and disabled. #### 3.8.1.7. Interrupt 19 Capture The Interrupt 19 Capture feature enables hard drives attached to add-on host adaptors (e.g., SCSI cards, eSATA cards, etc) to function as bootable hard drives. Enabling this feature will also grant access to any existing ROM BIOS utilities on the host adapter. This feature has two options: "Enabled" and "Disabled". # 3.9. Security Settings The Security Settings screen provides a way to restrict access to the ${\sf BIOS}$ or even the entire system. Figure 35: Illustration of Security Settings screen # 3.9.1. Change Supervisor Password This option is for setting a password for accessing the BIOS setup utility. When a password has been set, a password prompt will be displayed whenever the BIOS setup utility is launched. This prevents an unauthorized person from changing any part of the system configuration. When a supervisor password is set, the **Password Check** option will be unlocked. ## 3.9.2. Password Check This feature is compulsory when the **Change Supervisor Password** option is set. The user will have up to three chances to enter the correct password before the BIOS forces the system to stop booting. If the user does not enter the correct password, the keyboard will also lock up. The only way to get past this is to do a hard reboot (i.e., use the system reset button or cut off the power to the system). A soft reboot (i.e., Ctrl+Alt+Del) will not work because the keyboard will be locked. This feature has two options. #### Setup The Setup option forces users to enter a password in order to access the BIOS Setup Utility. #### **Always** The Always option forces users to enter a password in order to boot up the system. # 3.10. Advanced Chipset Settings The Advanced Chipset Settings screen has two links for accessing North and South bridge functions. Though the VX900 is a single chip solution, the North and South bridge categories are still for grouping features. Figure 36: Illustration of Advanced Chipset Settings screen # 3.10.1. North Bridge VIA VX900 Configuration The North Bridge VIA VX900 Configuration screen contains four links to subscreens and three features. Figure 37: Illustration of North Bridge VIA VX900 Configuration screen #### 3.10.1.1. NB HDAudio Codec 1 The NB HDAudio Codec 1 feature enables the BIOS to control the high definition audio codec in the chipset. This feature has two options: "Enable" and "Disable". #### 3.10.1.2. DVP/VCP The DVP/VCP feature enabling the Digital Video Port/ Video Capture Port connector. This feature has two options: "Enabled" and "Disabled". #### 3.10.1.3. DRAM Clock/Timing Configuration The DRAM Clock/Timing Configuration screen has one feature for controlling the system DRAM. All other DRAM features are automated and cannot be accessed. Figure 38: Illustration of DRAM Frequency/Timing Configuration screen #### 3.10.1.3.1. DRAM Clock The DRAM Clock option enables the user to determine how the BIOS handles the memory clock frequency. The memory clock can either be dynamic or static. This feature has three options. #### Auto The Auto option enables the BIOS to select a compatible clock frequency for the installed memory. #### 400 MHz The 400 MHz option forces the BIOS to be fixed at 800 MHz for DDR3 memory modules. #### 533 MHz The 533 MHz option forces the BIOS to be fixed at 1066 MHz for DDR3 memory modules. #### 3.10.1.4. OnChip VGA Configuration The OnChip VGA Configuration screen has features for controlling the integrated graphics controller in the VX900 chipset. Figure 39: Illustration of OnChip VGA Configuration screen #### 3.10.1.4.1. Hide D1F1 This feature has 2 options: "Disabled" and "Enabled". #### 3.10.1.4.2. VGA Share Memory (Frame Buffer) The VGA Share Memory feature enables the user to choose the amount of the system memory to reserve for use by the integrated graphics controller. The amount of memory that can be reserved ranges from 64 - 512 MB. #### 3.10.1.4.3. CPU Direct Access Frame Buffer The CPU Direct Access Frame Buffer feature enables the CPU to write to the portion of memory reserved for the integrated graphics controller. This feature has two options: "Disabled" and "Enabled". ## 3.10.1.4.4. Select Display Device Control This feature has 2 options: "Auto" and "Manual". ### 3.10.1.4.5. Select Display Device 1 and 2 The Select Display Device feature enables the user to choose a specific display interface. This feature has four options: CRT, LCD, HDMI® and DP. If both Select Display Device 1 and Select Display Device 2 are set to the same interface, then any display device connected to the other interface will not function. For example, if both Select Display 1 and 2 are set to CRT, then no data will be sent to the HDMI®, LCD and DP port. #### 3.10.1.4.6. Panel Type The Panel Type feature enables the user to specify the resolution of the display being used with the system. The panel types are predefined in the VGA VBIOS. | Panel Type | Resolution | Panel Type | Resolution | |------------|-------------|------------|-------------| | 00 | 640 × 480 | 08 | 800 × 480 | | 01 | 800 × 600 | 09 | 1024 × 600 | | 02 | 1024 × 768 | 10 | 1366 × 768 | | 03 | 1280 × 768 | 11 | 1600 × 1200 | | 04 | 1280 × 1024 | 12 | 1680 × 1050 | | 05 | 1400 × 1050 | 13 | 1920 × 1200 | | 06 | 1440 × 900 | 14 | 1920 × 1080 | | 07 | 1280 × 800 | 15 | 1024 × 576 | #### 3.10.1.4.7. Backlight Control by VX900 The Backlight Control feature control by VX900 enables the user to control the brightness of the LCD backlight. This feature has five options. Level 1 0% PW Duty Level 1 25% PW Duty Level 2 50% PW Duty Level 3 75% PW Duty Level 4 100% PW Duty #### 3.10.1.4.8. Backlight Control by AD5301 The Backlight Control feature control by AD5301. This feature has five options. **Level 0** 0.00V **Level 1** 1.25V **Level 2** 2.50V **Level 3** 3.75V **Level 4** 5.00V #### 3.10.1.5. PCIE-NB Configuration The PCIE-NB Configuration screen has features for controlling the PCIE Express interface in the VX900 chipset. Figure 40: Illustration of PCIE-NB Configuration screen ## 3.10.1.5.1. Reset PCIE When Link Fail This feature has 2 options: "Enabled" and "Disabled". 3.10.1.5.2. Reset PE0 When Link Fail and "Disabled". This feature has 2 options: "Enabled" 3.10.1.5.3. Reset PE1 When Link Fail This feature has 2 options: "Enabled" and "Disabled". 3.10.1.5.4. Reset PE2 When Link Fail This feature has 2 options: "Enabled" and "Disabled". 3.10.1.5.5. Reset PE3 When Link Fail This feature has 2 options: "Enabled" and "Disabled". 3.10.1.5.6. PCIE Target Link Speed This feature has 2 options: "Auto" and "Force Gen1". 3.10.1.5.7. PCIE Root Port This feature has 2 options: "Enabled" and "Disabled". 3.10.1.5.8. PCIE PE0 Control. This feature has 2 options: "Enabled" and "Disabled". #### 3.10.1.5.9. PCIE PE1 Control This feature has 2 options: "Enabled" and "Disabled". #### 3.10.1.5.10. PCIE PE2 Control This feature has 2 options: "Enabled" and "Disabled". #### 3.10.1.5.11. PCIE PE3 Control This feature has 2 options: "Enabled" and "Disabled". # 3.10.2. South Bridge VIA VX900 Configuration The South Bridge VIA VX900 Configuration screen has the following features. Figure 41: Illustration of South Bridge VIA VX900 Configuration screen #### 3.10.2.1. SATA Gen2 Support The SATA Gen2 Support feature enables to BIOS to determine whether SATA 3Gb/s or 1.5Gb/s specifications are followed. This feature has two options: "Enabled" or "Disabled". #### 3.10.2.2. OnChip HDAC Device The OnChip HDAC Device feature enables the BIOS to control the high definition audio codec in the chipset. This feature has two options: "Enable" or "Disable". #### 3.10.2.3. Serial ATA Controller The Serial ATA Controller feature enables the BIOS to turn the SATA controller in the chipset ON or OFF. This feature has two options: "Enabled" or "Disabled". #### 3.10.2.4. OnChip UART Mode This feature has two options: "Enabled" or "Disabled". #### 3.10.2.5. SDIO Host Controller This feature has two options: "Enable" or "Disable". ## 3.10.2.6. HPET Support The HPET Support feature enables the BIOS to determine if the high precision event timer in the chipset is ON or OFF. This feature has two options: "Enabled" or "Disabled". #### 3.10.2.7. WATCHDOG Timer Enable The WATCHDOG Timer Enable feature unlocks three other features that enable the BIOS to monitor the state of the system. This feature has two options: "Enabled" or "Disabled". #### 3.10.2.8. SDIO/GPIO Switch Switch between SDIO and GPIO. # 3.11. Exit Options Figure 42: Illustration of Exit Options screen ## 3.11.1. Save Changes and Exit Save all changes to the BIOS and exit the BIOS Setup Utility. The "F10" hotkey can also be used to trigger this command. ## 3.11.2. Discard Changes and Exit Exit the BIOS Setup Utility without saving any changes. The "Esc" hotkey can also be used to trigger this command. ## 3.11.3. Save Changes Save all changes to the BIOS. ## 3.11.4. Load Optimal Defaults Load optimal default values for all the setup items. The default optimized values are defined by the mainboard manufacturer to provide optimized environment for a basic system. The "F9" hotkey can also be used to trigger this command. # 4. Driver Installation # 4.1. Microsoft Driver Support The VIA COMe-8X92 mainboard is compatible with Microsoft operating systems. The latest Windows drivers can be downloaded from the VEPD website at www.viaembedded.com. For embedded operating systems, the related drivers can be found in the VIA Embedded website at www.viaembedded.com. # 4.2. Linux Driver Support The VIA COMe-8X92 mainboard is highly compatible with many Linux distributions. Support and drivers are provided through various methods including: - Drivers provided by VIA - Using a driver built into a distribution package - Visiting www.viaembedded.com for the latest updated drivers - Installing a third party driver (such as the ALSA driver from the Advanced Linux Sound Architecture project for integrated audio) For OEM clients and system integrators developing a product for long term production, other code and resources may also be made available. Contact VEPD to submit a request. # Appendix A. COMEDB2 Carrier Board Reference # A.1. Board Specifications #### COM Express Module Type Support Type 6 #### Audio o VIA VT1828S High Definition Audio Codec #### Super I/O VIA VT1211 LPC Super I/O #### BIOS - o AMI BIOS - o 4/8Mbit LPC Flash BIOS, PLCC 32 pin or SPI BIOS #### Front I/O Connector o 1 x SD card connector (SDIO), shared with DIO1 pin header #### Rear I/O Connector - o 1 x VGA connector - o 1 x COM connector - 1 x DisplayPort (DP2) - o 1 x HDMI® port - o 4 x USB 3.0 connector - o 1 x RJ-45 GigaLAN port (Gigabit Ethernet) - 6 x Audio jacks (support multi-channel audio outputs) #### Onboard Pin Header - $\circ$ 1 x COM2 pin header, add +5V/+12V power select option on RI pin - o 1 x LPT pin header - o 1 x SPI pin header - o 1 x LPC pin header - o 1 x DIO1 pin header, shared with SDIO port - o 1 x DIO2 pin header (from VIA VT1211) - o 1 x SMBus pin header - o 1 x I2C pin header - o 2 x USB 2.0 pin headers for USB 2.0 port 0~3 - 1 x Front LAN LED pin header - 1 x Front Audio pin header - o 1 x Front Panel pin header (for HDD LED, Power LED, Switch and Speaker) #### Onboard Jumper - o 1 x Clear CMOS jumper - o 1 x Inverter Voltage Select jumper - o 1 x Panel Power Select jumper - o 2 x BIOS Type Select jumpers (for selecting LPC/SPI BIOS) - o 2 x BIOS Select jumper (for selecting Module/Carrier board BIOS) - o 2 x COM power select jumper - o 1 x TV/DVP jumper select - o 2 x USB 2.0 port select jumper - o 1 x USB 2.0 to Mini PCIe slot select jumper #### Switch - o 1 x Power button switch - 1 x Reset switch #### Form Factor and Dimension - o Micro-ATX - o 6 Layers - o 10 inch x 9.6 inch #### Operating Temperature o 0°C up to 60°C #### Storage Temperature -40°C up to 70°C #### Operating and Storage Humidity o 95% relative humidity #### Operating System - Microsoft Windows 7 - Microsoft Windows Embedded Standard 7 - Microsoft Windows CE 6.0 - o Linux - ONX Neutrino - VXWorks 6.9 ## A.2. External I/O Connectors The COMEDB2 has a wide selection of interfaces. It includes a selection of frequently used ports as part of the external I/O coastline. #### A.2.1. Front I/O Figure 43: Front I/O port #### A.2.2. Rear I/O Figure 44: Rear I/O ports and connectors # A.3. COMEDB2 Layout Diagram # A.3.1. Onboard Slots and Connectors Figure 45: COMEDB2 slots and connectors layout # A.3.2. Onboard Pin headers and Connectors Figure 46: COMEDB2 pin headers and connectors | Item | Description | |------|-----------------------------------------------| | 1 | CD_IN: Audio cable connector from CD drive | | 2 | F_AUDIO: Front audio pin header | | 3 | COM2: COM2 pin header | | 4 | LPT: LPT pin header | | 5 | SYS_SEN: System Sensor pin header | | 6 | LPC: LPC pin header | | 7 | DIO2: DIO2 pin header | | 8 | CPUFAN: CPU fan | | 9 | USB2_0/1: USB 2.0 pin header for port 0 and 1 | | 10 | SPI: SPI pin header | | 11 | SER_PORT: Serial Port pin header | | 12 | USB2_2/3: USB2.0 pin header for port 2 and 3 | | 13 | INVERTER: Inverter connector | | 14 | LVDS: LVDS connector | |----|-----------------------------------------| | 15 | SYSFAN: System fan connector | | 16 | DIO1: DIO1 connector | | 17 | I2C_BUS: I <sup>2</sup> C pin header | | 18 | SMBUS: System Management Bus pin header | | 19 | F_PANEL: Front Panel pin header | | 20 | SPDIF: SPDIF connector | | 21 | F_PANEL: Front LAN LED pin header | Table 3: Layout diagram description table of the COMEDB2 pin headers and connectors #### A.3.2.1. Pin Headers and Connectors Pin Definition # 2 F\_AUDIO | MIC2_FR_L | 1 💶 | 2 | AGND | |--------------|-----|----|----------| | MIC2_FR_R | 3 | 4 | FNT_DET | | HP_OUT_R | 5 | 6 | MIC2_JD | | FNT_IO_SENSE | 7 | 8 | KEY | | HP_OUT_L | 9 | 10 | LINE2_JD | | +12V | 11 | 12 | +12V | | AGND | 13 | 14 | AGND | | COM_DCD2 | 1 | 2 | COM_RXD2 | |----------|---|----|----------| | COM_TXD2 | 3 | 4 | COM_DTR2 | | GND | 5 | 6 | COM_DSR2 | | COM_RTS2 | 7 | 8 | COM_CTS2 | | COM_RI2 | 9 | 10 | KEY | | -LP_STB | 1 | | 2 | -LP_AFD | |---------|----|----------|----|----------| | LP_D0 | 3 | <u> </u> | 4 | -LP_ERR | | LP_D1 | 5 | | 6 | -LP_INIT | | LP_D2 | 7 | • | 8 | -LP_SLIN | | LP_D3 | 9 | Œ | 10 | GND | | LP_D4 | 11 | Œ | 12 | GND | | LP_D5 | 13 | Œ | 14 | GND | | LP_D6 | 15 | • | 16 | GND | | LP_D7 | 17 | • | 18 | GND | | -LP_ACK | 19 | 9 | 20 | GND | | LP_BUSY | 21 | 9 | 22 | GND | | LP_PE | 23 | 9 | 24 | GND | | LP_SLCT | 25 | | 26 | KEY | ## 5 SYS\_SEN | 1 | DTDP | | |---|------|--| | 2 | DTDP | | | 3 | GND | | # 6 LPC | LPC_AD1 | 1 | 2 | LPC_33M_CLK | |------------|----|--------------|-------------| | -LPC_RESET | 3 | 4 | GND | | LPC_AD0 | 5 | 6 | NC | | LPC_AD2 | 7 | 8 | -LPC_FRAME | | LPC_SERIRQ | 9 | 10 | LPC_AD3 | | -LPC_DRQ1 | 11 | <b>9</b> 12 | NC NC | | +5V | 13 | <b>99</b> 14 | +3.3V | | +5V | 15 | 16 | +3.3V | | GND | 17 | 18 | GND GND | | GND | 19 | 20 | ) KEY | ## 7 DIO2 | 5V_DIO2 | 1 ••• | 2 | 12V_DIO2 | |-----------|-------|----|-----------| | SIO_GPO30 | 3 | 4 | SIO_GPI34 | | SIO_GPO31 | 5 | 6 | SIO_GPI35 | | SIO_GPO32 | 7 | 8 | SIO_GPI36 | | SIO_GPO33 | 9 | 10 | SIO_GPI37 | | GND | 11 | 12 | GND | ## 8 CPUFAN | 1 | FANIO | |---|--------| | 2 | FANPWM | | 3 | GND | # 9 USB2\_0/1 | VUSB | 1 | 2 | VUSB | |----------|----|----|------------| | USBD_T4- | 3 | 4 | USBD_T5- | | USBD_T4+ | 5 | 6 | USBD_T5+ | | GND | 7 | 8 | GND | | KEY | 9 | 10 | W_LESS_LED | | GND | 11 | 12 | -RF_ON | # 10 SPI | SPI_VCC | 1 _ 2 | GND | |----------|---------|---------| | -SPI_SS0 | 3 🗖 🗖 4 | SPI_CLK | | SPI_DI | 5 🔲 6 | SPI_DO | | KEY | 7 🔎 8 | RESET | ## SER\_PORT | SER0_TX_CON | 1 🚗 | 2 | SER0_RX_CON | |-------------|-----|------------|-------------| | NC | 3 | <b>Б</b> 4 | NC | | GND | 5 💶 | <b>D</b> 6 | NC | | SER1_TX_CON | 7 🚆 | <b>2</b> 8 | SER1_RX_CON | | NC | 9 | 10 | KEY | ## 12 USB2\_2/3 | VUSB | 1 | 2 | VUSB | |----------|-----|----|----------| | USBD_T6- | 3 | 4 | USBD_T7- | | USBD_T6+ | 5 🙃 | 6 | USBD_T7+ | | GND | 7 💬 | 8 | GND | | KEY | 9 🕛 | 10 | GND | ## 13 Inverter | 1 | IVDD_IN | |---|------------| | 2 | IVDD_IN | | 3 | BAKLITE_EN | | 4 | BLT_CK | | 5 | BAKLITE_EN | | 6 | BLT_CTRL | | 7 | GND | | 8 | GND | ## 15 SYSFAN | 1 | FANIO | |---|--------| | 2 | FANPWM | | 3 | GND | ## 16 DIO1 | 5V_DIO1 | 1 | _ 2 | 12V_DIO1 | |----------|-----|------------|----------| | COM_GPO0 | 3 | 4 | COM_GPI0 | | COM_GPO1 | 5 | <b>5</b> 6 | COM_GPI1 | | COM_GPO2 | 7 💶 | <b>D</b> 8 | COM_GPI2 | | COM_GPO3 | 9 | 10 | COM_GPI3 | | GND | 11 | 12 | GND | #### 17 12C BUS | 1 | I2C_CLK | |---|----------| | 2 | I2C_DATA | | 3 | GND | #### 18 SMBUS | 1 | SMB_CLK | |---|----------| | 2 | SMB_DATA | | 3 | GND | # 19 F\_PANEL | FP_5V | 1 | 2 | FP_3V | |-------|----|----|-----------| | FP_5V | 3 | 4 | -SATA_LED | | -PLED | 5 | 6 | -PW_BTN | | FP_5V | 7 | 8 | GND | | NC | 9 | 10 | RST_SW | | NC | 11 | 12 | GND | | SPEAK | 13 | 14 | FP_5V | | KEY | 15 | 16 | NC | # 20 SPDIF | 1 | +5V | | |---|--------|--| | 2 | SPDIFO | | | 3 | GND | | ## 21 FLAN\_LED | 3VSUS | 1 | | 2 | -LAN_ACT | |-------|---|----------|----|-----------| | 3VSUS | 3 | <b>—</b> | 4 | NC | | GND | 5 | • | 6 | W_LAN_LED | | 3VSUS | 7 | <b>9</b> | 8 | GND | | KEY | 9 | | 10 | GND | # A.3.3. Onboard Jumpers Figure 47: COMEDB2 jumpers | Item | Description | |------|--------------------------------------------------------------| | 22 | BIOS_SEL0: Module and carrier board BIOS select jumper | | 23 | BIOS_SEL1: Module and carrier board BIOS select jumper | | 24 | JP_COM2_VSEL: COM2 voltage select jumper | | 25 | JP_COM1_VSEL: COM1 voltage select jumper | | 26 | CLEAR_CMOS: Clear CMOS jumper | | 27 | JP_USB3_SEL: USB 2_3 enabled select jumper | | 28 | JP_USB2_SEL: USB 2_2 enabled select jumper | | 29 | IVDD: Inverter power select jumper | | 30 | JP_USBME_SEL: USB port 2 and PCIE slot enabled select jumper | | 31 | BIOS_DIS1: Module and carrier board BIOS select jumper | | 32 | BIOS_DISO: Module and carrier board BIOS select jumper | | 33 | PVDD: LCD panel power select jumper | | 34 | TV_DVP_SEL: TV and DVP select jumper | Table 4: Layout diagram description table of the COMEDB2 jumpers # A.3.3.1. Jumper Settings ## 22 BIOS\_SEL0 # 23 BIOS\_SEL1 | BIOS_SEL0 | BIOS_SEL1 | | |-----------|-----------|----------------------------------| | Pi | ns | Description | | 1-2 | 2-3 | Select module SPI BIOS (default) | | 2-3 | 1-2 | Select carrier LPC BIOS | | 1-2 | 2-3 | Select carrier SPI BIOS | # 24 JP\_COM2\_VSEL | Pins | Description | |------|-----------------------------------------| | 1-2 | Enabled COM2 pin header to support +5V | | 2-3 | Normal (default) | | 3-4 | Enabled COM2 pin header to support +12V | # 25 JP\_COM1\_VSEL | Pins | Description | |------|-----------------------------------------| | 1-2 | Enabled COM1 pin header to support +5V | | 2-3 | Normal (default) | | 3-4 | Enabled COM1 pin header to support +12V | # 26 CLEAR\_CMOS | Pins | Description | |------|-----------------------------| | 1-2 | Keep CMOS setting (default) | | 2-3 | Clear CMOS setting | # 27 JP\_USB3\_SEL | Pins | Description | |------|-------------------------------------------| | 1-2 | Enabled USB 2.0 Port 3 (USB2_3) (default) | | 3-4 | Enabled USB 2.0 Port 3 (USB2_3) (default) | # 28 JP\_USB2\_SEL | Pins | Description | |------|-------------------------------------------| | 1-2 | Enabled USB 2.0 Port 2 (USB2_2) (default) | | 3-4 | Enabled USB 2.0 Port 2 (USB2 2) (default) | Note: For 29 JP USB2 SEL to be activated, 31 JP USBME SEL has to be disabled. #### IVDD | Pins | Description | |------|-------------------------------------------| | 1-2 | Use +5V for the Inverter power. | | 2-3 | Use +12V for the Inverter power (default) | # 30 JP\_USBME\_SEL | Pins | Description | |------|------------------------------------------| | 1-2 | Enabled USB 2.0 port 2 to Mini PCIE slot | | 3-4 | Enabled USB 2.0 port 2 to Mini PCIE slot | Note: For 31 JP USB2 SEL to be activated, 29 JP USBME SEL has to be disabled. # 31 BIOS\_DIS1 32 BIOS\_DIS0 | BIOS_DIS1 | BIOS_DIS01 | | |-----------|------------|----------------------------------| | Pi | ns | Description | | 1-2 | 2-3 | Select module SPI BIOS (default) | | 2-3 | 1-2 | Select carrier LPC BIOS | | 1-2 | 2-3 | Select carrier SPI BIOS | #### PVDD | Pins | Description | |------|---------------------------------------------| | 1-2 | Use +5V for the LCD panel power. | | 2-3 | Use +3.3V for the LCD panel power (default) | ## 34 TV\_DVP\_SEL | Pins | Description | |------|--------------------------------------| | 1-2 | Enabled TTL/TV support from DVP slot | | 2-3 | Plug detect from DVP slot (default) | # Taiwan Headquarters 1F, 531 Zhong-Zheng Road Xindian District, New Taipei City 231, Taiwan TEL: 886.2.2218.5452 FAX: 886.2.2218.5453 Email: embedded@via.com.tw # China Tsinghua Science Park Bldg. 7 No. 1 Zongguancun East Road Haiden District, Beijing, 100084 China TEL: 86.10.59852288 FAX: 86.10.59852299 Email: embedded@viatech.com.cn # USA 940 Mission Court Fremont, CA 94539 USA TEL: 1.510.683.3300 FAX: 1.510.687.4654 Email: embedded@viatech.com #### Japan 3-15-7 Ebisu MT Bldg. 6F Higashi, Shibuya-ku Tokyo 150-0011 Japan TEL: 81.3.5466.1637 FAX: 81.3.5466.1638 Email: embedded@viatech.co.jp #### Europe In den Dauen 6 53117 Bonn Germany TEL: 49.228.688565.0 FAX: 49.228.688565.19 Email: embedded@via-tech.de #### **Korea** 2F, Sangjin Bldg., 417 Dogok Dong, Gangnam-Gu Seoul 135-854 South Korea TEL: 82.2.571.2986 FAX: 82.2.571.2987 Email: embedded@via-korea.com